



# **CLOCK OSCILLATORS**

## TTL / HCMOS, TRISTATE

Combine state-of-the-art, thick film hybrid technology with precision quartz oscillators to achieve unsurpassed qualities of small size, cost, high reliability and frequency accuracy.

The crystal clock oscillator is composed of a crystal resonator and an oscillator circuit which is made by the hybrid IC technique. So, the oscillator itself is the perfect stable oscillator. This technique and process are entirely IC's one, so you can expect high reliability on it.

**Standard Specifications** 

| item                           | Tri-State                                                                                                                        |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| model                          | KXO-410                                                                                                                          |
| package                        | DIL 8                                                                                                                            |
| frequency range                | 0,5 ~ 100 MHz                                                                                                                    |
| frequency stability            | standard $\pm$ 100 ppm available $\pm$ 25 ppm $\sim$ $\pm$ 100 ppm                                                               |
| storage<br>temperature range   | -55°C ~ +125°C                                                                                                                   |
| operating<br>temperature range | standard $-20^{\circ}\text{C} \sim + 70^{\circ}\text{C}$<br>available $-40^{\circ}\text{C} \sim + 85^{\circ}\text{C}$ (=KXO-415) |
| symmetry                       | standard 60/40% (+1/ <sub>2</sub> V <sub>DD</sub> )<br>available 55/45%                                                          |
| rise and fall time max.        | 10 ns 0.5 ~ 25 MHz<br>6 ns 25.1 ~ 70 MHz<br>4 ns 70.1 ~ 100 MHz                                                                  |
| "O" level (max.)               | +0.5V (10%V <sub>DD</sub> )                                                                                                      |
| "1" level (min.)               | +4.5V (90%V <sub>DD</sub> )                                                                                                      |
| input voltage                  | +5.0VDC ± 10%                                                                                                                    |
| input current max.             | 20mA 0.5 ~ 20MHz<br>40mA 20.1 ~ 70MHz<br>60mA 70.1 ~ 100MHz                                                                      |
| output load                    | 1 - 8TTL or<br>CL = 50pF (TYP)                                                                                                   |
| logic family                   | TTL or HCMOS<br>compatible                                                                                                       |
| test circuit                   | fig. 3, 4                                                                                                                        |
| pin connection                 | PIN CONNECTION   #1 (#1) "L"(OV) "H"(+5V) or OPEN   #7 (#4) GND   #8 (#5) Z OUTPUT   #14 (#8) Vcc                                |
| lead-free                      | started from date code May, 2005                                                                                                 |
| packing unit                   | 40 pcs.                                                                                                                          |
| order no.                      | 12.91500~12.91999                                                                                                                |

Z: high impedance

Enable/Disable Phase Delay Time 100 ns max.



#### **Dimensions**



### **Test Circuit**



## **Output Wave Shape**

